### San Jose State University Department of Computer Engineering

## CMPE 125 Lab Report

# Lab 5 Report

Title Parallel Unsigned Integer Multiplier

Semester FALL 19

Date 10/7/19

by

Name HUNG NGUYEN

Name

SID 04239208

SID 012067666 (typed)

## Lab Checkup Record

| Week | Performed<br>By<br>(signature) | Checked<br>By<br>(signature) | Tasks<br>Successfully<br>Completed* | Tasks<br>Partially<br>Completed* | Tasks Failed<br>or Not<br>Performed* |
|------|--------------------------------|------------------------------|-------------------------------------|----------------------------------|--------------------------------------|
| 1    | Hans                           | K Vo                         | 180%                                |                                  |                                      |
| 2    | the                            | Town or the second           | 100%                                |                                  |                                      |

<sup>\*</sup> Detailed descriptions must be given in the report.

#### Introduction

The purpose of this lab is to get familiar with both combinational and sequential building blocks using flip flop registers and pipeline concept. Specifically, the main task is to create one combinational 4-bit multiplier and a sequential 4-bit multiplier using two-stage pipelined technique described in Lecture Slides 6.

#### **Design Methodology**

The first task is to design a multiplier that can multiply two 4-bit unsigned and write a self-checking testbench in Verilog to verify the design functionality. The design need to follow the parallel architecture described in Lecture Slides 6. Specifically, when multiplying A with B, we first AND A with every bit of B. There are four AND operations. Each AND operation need to be shifted to the left by 1 bit increment which produces four 8-bit numbers. The final result is the sum of four 8-bit numbers which can be done by using two slices of 4-bit CLA adders from previous lab.

Table 1: List of modules for Task 1

| Module                         | Function                                                                                                                                                                                                                                                                |
|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| unsigned_integer_multiplier    | This is the top level module that requires two 4-bit inputs (A,B) and results 8-bit output (P).                                                                                                                                                                         |
| AND                            | This module apply AND operation on A with each bit of B.                                                                                                                                                                                                                |
| shift                          | This module shift left each output from AND module by 1 bit increment resulting 8-bit outputs.                                                                                                                                                                          |
| CLA                            | This module is used to add the output produced after shift operation. Since they are 8-bit number and the CLA only do 4-bit operation, CLA module will add 4 bit at a time from left to right. Furthermore, the carry out from left CLA is the carry in from right CLA. |
| unsigned_integer_multiplier_tb | This module test all possible input cases and compare the output produced by the top level module with the result from Verilog multiplication operator *.                                                                                                               |

Table 2 : Shift operation for shift module

| index | operation        | pp[3:0] | out[7:0]        |
|-------|------------------|---------|-----------------|
| 00    | NO shift         | a b c d | 0 0 0 0 a b c d |
| 01    | Shift left 1 bit | a b c d | 000abcd0        |
| 10    | Shift left 2 bit | a b c d | 00abcd00        |
| 11    | Shift left 3 bit | a b c d | 0 a b c d 0 0 0 |

The second task of the lab is to apply pipelining technique to Task 1 so that it becomes a two-stage pipelined integer multiplier. In other words, the operation of our multiplier is now sequential which would be controlled by clock input, reset input, and enable input. To make the design sequential, the multiplier is required to attach input / output registers and another stage registers in the middle of the operation so that it becomes a two-stage pipelined.

Table 2 : List of module for task 2

| Module                      | Function                                                                                                                                                                                                                                                     |
|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| unsigned_integer_multiplier | This module have almost the same functionality as Task 1 except it also include flopenr module as insert stage registers.                                                                                                                                    |
| flopenr                     | This module could be used as insert register since it has flip flop functionality (clk, en, reset). Use this for our insert stages                                                                                                                           |
| digit_seperator             | Since the maximum decimal that the multiplication can get is 225, this module converts the decimal number into three separate numbers call ones, tenths, and hundreds. Use this to convert the result to BCD signal then to seven-segments converter module. |
| bcd_to_7seg                 | This module takes the outputs of digit_seperator signal and convert them to the seven-segments signal.                                                                                                                                                       |
| led_mux                     | This module helps choosing which seven-segment LED is on and the output signal for each LED. Since there are three                                                                                                                                           |

|                 | signals (ones, tenths, hundredths) coming from the bcd_to_7seg module, we only need to choose LED0,1,2. LED3 become high(Vcc). |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------|
| button_debuncer | This module acts as the clock control input                                                                                    |
| clk_gen         | This module produce 5kHz clock signal for the button_debouncer module as well as led_mux module                                |



Figure 1: Block diagram for Task 1



Figure 2:Block diagram for Task 2

## Simulation Result Task 1



Figure 3: Simulation waveforms produced from Task 1

The testbench for this task would check every possible input cases and increment the errors variable if the testbench output is different from the expected output. According to *Figure 3* above, the cursor is at the input  $A(A_tb)$  of 9(1001), input  $B(B_tb)$  is 4(0100). We can observe that the output( $P_tb$ ) and matches the expected output ( $P_tb$ ). Specifically, the expected result should be 36 because 9\*4=36. Furthermore, we randomly check other cases and the result is as expected since the errors variable is 0. For this reason, the simulation process for Task 1 was successfully built.



Figure 4: Simulation waveforms produced from Task 2



Figure 5: Zoom in version of simulation waveforms produced from Task 2

Similar to Task 1, Task 2 also test every possible input cases. The only difference between the testbenches of Task 1 and 2 is the clock(clk\_tb), reset(reset\_tb), enable(enable\_tb) as shown in *Figure 4*. Since it is impossible to view all possible inputs and viewable clock signal at the same time in *Figure 5*, we decided to show a zoom in version of waveform in *Figure 5*. According to *Figure 5*, we can easily observe that the bit changes every three clock cycles which is correct. *Figure 5* also shows the expected result (P\_expected) and actual result (P\_tb) to be the same as well as the errors variable was 0. As a result, the functional verification for Task 2 was successful.

#### **FPGA Validation**

For the FPGA validation process,the rightmost four switches is four bits of A (Blue), the leftmost four switches is four bits of B(Purple), the button on the left is the clock (Green), and two switches in the middle are reset(Yellow) and enable(Red). Furthermore, the rightmost three seven-segments LEDs are the output (P). In addition, the LED above each input switch indicates whether they are on or off. For instance, the LED is lit when switch is on (1), and not lit when switch is off(0). According to *Figure 10* below, when A is 5(0101), B is 7(0111), and the enable switch is on(1), the result shown in the seven-segments LEDs is 35 after three times pressed clock button (three clock cycles). Moreover, when the reset switch is on and off one time, the output becomes 0. This result is as expected because only when it is enabled, the multiplication of 5 and 7 is 35. As soon as the reset switch is on, the output is 0. We also tested when the enable switch if off, the output remains unchanged for every clock cycle(Hold). Furthermore, we

randomly try other inputs and the results turn out to be correct. For this reason, the FPGA validation process was successful.



Figure 10: inputs and outputs layout for the FPGA validation process.

#### Conclusion

Overall, both the simulation and FPGA validation process for Task 1 and 2 was successfully performed since the result is as expected. This lab experiment helps strengthen our knowledge on sequential and combinational functionality by closely observe the changes between reset, enable, and clock signal. We also learn that there is a minor delay when building complicated module. For instance, our clock initially only show two clock cycles for every bit changes in the simulated process; however, the actual hardware shows three clock cycle. Luckily, the TA helps us insert a delay time (#1) at the CLA adder so the result between two process would match three clock cycles.

### **Appendix**

a. Source Code

Task 1

unsigned integer multiplier.v

```
module unsigned_integer_multiplier( input [3:0]A, input[3:0]B, output[7:0]P);
   wire[3:0] pp3,pp2, pp1, pp0;
   wire[7:0] shifted 3, shifted 2, shifted 1, shifted 0;
   wire[7:0] top, bottom, mid;
   wire Cout top left, Cout top right, Cout bottom left, Cout bottom right,
   Cout mid left, Cout mid right;
// use to and for the function (a3a2a1a0)*bi
   AND and 3(.A(A[3:0]), .B(B[3]), .out(pp3[3:0]));
   AND and 2(.A(A[3:0]), .B(B[2]), .out(pp2[3:0]));
   AND and 1(.A(A[3:0]), .B(B[1]), .out(pp1[3:0]));
   AND and 0(.A(A[3:0]), .B(B[0]), .out(pp0[3:0]));
//shift every pp by +1 bit
   shift shift 3(.pp(pp3[3:0]), .index(2'b11), .out(shifted 3));
   shift shift 2(.pp(pp2[3:0]), .index(2'b10), .out(shifted 2));
   shift shift_1(.pp(pp1[3:0]), .index(2'b01), .out(shifted_1));
   shift shift_0(.pp(pp0[3:0]), .index(2'b00), .out(shifted_0));
//add all 4 together
//top
   CLA top right(.A 1(shifted 0[3:0]), .B 1(shifted 1[3:0]), .Cin(1'b0),
    .sum(top[3:0]), .Cout(Cout top right));
                CLA
                       .Cin(Cout_top_right),
    .sum(top[7:4]), .Cout(Cout top left));
//bottom
   CLA bottom right(.A 1(shifted 2[3:0]), .B 1(shifted 3[3:0]), .Cin(1'b0),
    .sum(bottom[3:0]), .Cout(Cout bottom right));
              CLA
                    bottom left(.A 1(shifted 2[7:4]), .B 1(shifted 3[7:4]),
.Cin(Cout bottom right),
   .sum(bottom[7:4]), .Cout(Cout bottom left));
//add top and bottom together
   CLA mid right(.A 1(top[3:0]), .B 1(bottom[3:0]), .Cin(1'b0),
    .sum(P[3:0]), .Cout(Cout mid right));
   CLA mid_left(.A_1(top[7:4]), .B_1(bottom[7:4]), .Cin(Cout_mid_right),
    .sum(P[7:4]), .Cout(Cout mid left));
endmodule
```

```
module AND(
    input [4:0]A,
    input B,
    output [3:0]out
    );
    assign out[3] = B & A[3];
    assign out[2] = B & A[2];
    assign out[1] = B & A[1];
    assign out[0] = B & A[0];
endmodule
```

#### CLA.v

```
module CLA(
               input[3:0]
                                  A_1, B_1,
               input
                                  Cin,
               output[3:0]
                                  sum,
               output
                                  Cout
                                             );
   wire[3:0] P, G;
   wire[4:0] C;
   half_adder X0(.A(A_1[0]), .B(B_1[0]), .Y(P[0]), .carry(G[0]));
   half_adder X1(.A(A_1[1]), .B(B_1[1]), .Y(P[1]), .carry(G[1]));
   half_adder X2(.A(A_1[2]), .B(B_1[2]), .Y(P[2]), .carry(G[2]));
   half_adder X3(.A(A_1[3]), .B(B_1[3]), .Y(P[3]), .carry(G[3]));
   assign C[0] = Cin;
   assign C[1] = G[0] | (P[0]&Cin);
   assign C[2] = G[1] | (P[1]&G[0]) | (P[1]&P[0]&C[0]);
   assign \ C[3] \ = \ G[2] \ \big| \ (P[2]\&G[1]) \ \big| \ (P[2]\&P[1]\&G[0]) \ \big| \ (P[2]\&P[1]\&P[0]\&C[0]);
                                          assign
&C[0]);
```

```
assign Cout = C[4];
XOR2 Z3(.a(C[3]),.b(P[3]),.out(sum[3]));
XOR2 Z2(.a(C[2]),.b(P[2]),.out(sum[2]));
XOR2 Z1(.a(C[1]),.b(P[1]),.out(sum[1]));
XOR2 Z0(.a(C[0]),.b(P[0]),.out(sum[0]));
endmodule
```

## half\_adder.v

#### XOR2.v

## unsigned\_integer\_multiplier\_tb.v

```
module unsigned_integer_multiplier_tb;
   reg [3:0] A_tb;
   reg [3:0] B tb;
   wire [7:0] P tb;
   unsigned integer multiplier DUT(.A(A tb), .B(B tb), .P(P tb));
   integer i,j, errors;
   reg[7:0] P expected;
   initial
   begin
        errors = 0;
        for(i=0; i< 16; i=i+1)
       begin
            A tb = i;
            for(j=0; j< 16; j=j+1)
            begin
                B_tb = j;
                P expected = A tb*B tb;
                if(P_tb != P_expected)
               begin
                      $display("Failed when A=%b, B=%b, the P expected is %d, but the
actual value P is %d",
                                A_tb, B_tb, P_expected, P_tb);
                    errors = errors+1;
                end
                #5;
            end
        end
        if(!errors) $display("Test finished with %0d errors", errors);
    #10 $finish;
    end
endmodule
```

Task 2

### interger\_multiplier\_fpga.v

```
module integer_multiplier_fpga(
    input wire [3:0] A,
    input wire [3:0] B,
    input wire rst,
    input wire en,
    input wire clock,
    input wire clk100mHz,
    output wire [3:0] LEDSEL,
    output wire [7:0] LEDOUT,
    output wire [3:0] A_out,B_out,
    output wire rst_out, en_out
```

```
wire [7:0] P_out;
   wire DONT USE;
   wire clk 5KHz;
   wire clock button, debounced clk button;
   wire debounced rst button;
   wire [3:0] ones, tenths, hundredths;
   wire [7:0] LED2, LED1, LED0;
   supply1 [7:0] vcc;
   //set input LED
   assign A out = A;
   assign B_out = B;
   assign rst out = rst;
   assign en out = en;
                clk(.clk100MHz(clk100mHz),
   clk gen
                .rst(rst),
                .clk 4sec(DONT USE),
                .clk_5KHz(clk_5KHz));
   button debouncer
                        clk_button(.clk(clk_5KHz),
                                    .button(clock),
.debounced button(debounced clk button));
   //button debouncer rst button(.clk(clk 5KHz),
     //
                                      .button(rst),
                                                                  //
.debounced button(debounced rst button));
   unsigned integer multiplier
                                    UIM(.A(A),
                                        .B(B),
                                         .P(P out),
.Clk(debounced_clk_button),
                                         .Reset(rst),
                                         .En(en));
   digit_seperator DiSep
                                 (.total(P_out),
                                  .ones(ones),
                                  .tenths(tenths),
                                  .hundredths(hundredths));
   bcd_to_7seg
                    hundreds (.BCD (hundredths),
                             .s(LED2));
   bcd_to_7seg
                    tens(.BCD(tenths),
                             .s(LED1));
   bcd to 7seg
                    one(.BCD(ones),
                             .s(LED0));
   led mux
                    LED(.clk(clk 5KHz),
                        .rst(rst),
                        .LED3 (vcc),
                        .LED2 (LED2),
                        .LED1(LED1),
                        .LED0 (LED0),
```

```
.LEDSEL(LEDSEL),
.LEDOUT(LEDOUT));
endmodule
```

```
clk_gen.v
```

```
module clk_gen (
        input wire clk100MHz,
        input wire rst,
        output reg clk_4sec,
        output reg clk_5KHz
   );
   integer count1, count2;
   always @ (posedge clk100MHz) begin
        if (rst) begin
           count1 = 0;
           count2 = 0;
           clk 5KHz = 0;
           clk_4sec = 0;
        end
        else begin
           if (count1 == 20000000) begin
               clk_4sec = ~clk_4sec;
                count1 = 0;
            end
            if (count2 == 10000) begin
               clk_5KHz = ~clk_5KHz;
               count2 = 0;
            end
           count1 = count1 + 1;
           count2 = count2 + 1;
        end
    end
endmodule
```

## button\_debouncer.v

```
module button_debouncer #(parameter depth = 16) (
        input wire clk,
                                        /* 5 KHz clock */
         input wire button,
                                            /* Input button from constraints
        output reg debounced button
   );
   localparam history max = (2**depth)-1;
    /* History of sampled input button */
   reg [depth-1:0] history;
    always @ (posedge clk) begin
        /* Move history back one sample and insert new sample */
        history <= { button, history[depth-1:1] };</pre>
          /* Assert debounced button if it has been in a consistent state
throughout history */
        debounced button <= (history == history max) ? 1'b1 : 1'b0;</pre>
    end
endmodule
```

## $unsigned\_integer\_multiplier.v$

```
module
          unsigned integer multiplier(
                                            input
                                                      [3:0]A,
                                                                  input[3:0]B,
output[7:0]P,
        input Clk,input Reset, input En);
    wire[3:0] pp3,pp2, pp1, pp0;
    wire[3:0] q A, q B;
    wire[7:0] q top, q bottom, d P;
    wire[7:0] shifted 3, shifted 2, shifted 1, shifted 0;
    wire[7:0] top, bottom, mid;
               wire
                     Cout top left, Cout top right,
                                                            Cout bottom left,
Cout bottom right,
    Cout mid left, Cout mid right;
 // insert input registers to the inputs
    flopenr#4 A reg( .clk(Clk), .reset(Reset), .en(En), .d(A), .q(q A));
    \label{eq:clk} \texttt{flopenr\#4 B\_reg(.clk(Clk), .reset(Reset), .en(En), .d(B), .q(q\_B));}
// use to and for the function (a3a2a1a0)*bi
    AND and 3(.A(q A[3:0]), .B(q B[3]), .out(pp3[3:0]));
    AND and 2(.A(q A[3:0]), .B(q B[2]), .out(pp2[3:0]));
    AND and_1(.A(q_A[3:0]), .B(q_B[1]), .out(pp1[3:0]));
    AND and_0(.A(q_A[3:0]), .B(q_B[0]), .out(pp0[3:0]));
//shift every pp by +1 bit
    shift shift_3(.pp(pp3[3:0]), .index(2'b11), .out(shifted_3));
    shift shift_2(.pp(pp2[3:0]), .index(2'b10), .out(shifted_2));
```

```
shift shift_1(.pp(pp1[3:0]), .index(2'b01), .out(shifted_1));
    shift shift 0(.pp(pp0[3:0]), .index(2'b00), .out(shifted 0));
 //add all 4 together
 //top
   CLA top right(.A 1(shifted 0[3:0]), .B 1(shifted 1[3:0]), .Cin(1'b0),
    .sum(top[3:0]), .Cout(Cout top right));
              CLA
                     top left(.A 1(shifted 0[7:4]), .B 1(shifted 1[7:4]),
.Cin(Cout_top_right),
    .sum(top[7:4]), .Cout(Cout top left));
//bottom
            CLA bottom_right(.A_1(shifted_2[3:0]),
                                                      .B 1(shifted 3[3:0]),
.Cin(1'b0),
    .sum(bottom[3:0]), .Cout(Cout bottom right));
            CLA bottom left(.A 1(shifted 2[7:4]), .B 1(shifted 3[7:4]),
.Cin(Cout_bottom_right),
    .sum(bottom[7:4]), .Cout(Cout_bottom_left));
//insert stage registers
        flopenr
                  top_reg( .clk(Clk), .reset(Reset), .en(En), .d(top),
.q(q_top));
       flopenr bottom_reg(.clk(Clk), .reset(Reset), .en(En), .d(bottom),
.q(q bottom));
//add top and bottom together
    CLA mid_right(.A_1(q_top[3:0]), .B_1(q_bottom[3:0]), .Cin(1'b0),
    .sum(d P[3:0]), .Cout(Cout mid right));
                         mid left(.A 1(q top[7:4]), .B 1(q bottom[7:4]),
.Cin(Cout mid right),
    .sum(d P[7:4]), .Cout(Cout mid left));
///insert output registers
    flopenr out reg( .clk(Clk), .reset(Reset), .en(En), .d(d P), .q(P));
endmodule
```

#### flopenr.v

```
module flopenr#(parameter WIDTH = 8)
   (input clk, reset,
    input en,
    input [WIDTH-1:0] d,
    output reg[WIDTH-1:0] q
   );
   always@(posedge clk, posedge reset)
      if (reset)q<=0;
      else if(en) q<=d;
      else q<=q;
endmodule</pre>
```

```
module digit_seperator( input [7:0] total, output reg [3:0] ones, tenths,
hundredths
   integer carry;
   always @(*)
       begin
        // to find the hundredths
           if((total >199) && (total <300))
            begin
                hundredths = 2;
               carry = total-200;
            end
            else if((total >99) && (total <200))
            begin
               hundredths = 1;
                carry = total-100;
            end
            else if(total <100)
            begin
               hundredths = 0;
               carry = total;
            end
            //to find the tenths
            if((carry >89) && (carry <100))
            begin
               tenths = 9;
               ones = carry-90;
            end
            else if((carry >79) && (carry <90))
            begin
               tenths = 8;
                ones = carry-80;
            else if((carry >69) && (carry <80))
            begin
               tenths = 7;
               ones = carry-70;
            end
            else if((carry >59) && (carry <70))
            begin
                tenths = 6;
               ones = carry-60;
            end
            else if((carry >49) && (carry <60))
            begin
               tenths = 5;
                ones = carry-50;
            else if((carry >39) && (carry <50))
            begin
               tenths = 4;
                ones = carry-40;
            end
            else if((carry >29) && (carry <40))
            begin
```

```
tenths = 3;
                ones = carry-30;
            else if((carry >19) && (carry <30))
           begin
               tenths = 2;
               ones = carry-20;
           end
            else if((carry >9) && (carry <20))
           begin
                tenths = 1;
               ones = carry-10;
            end
            else
           begin
               tenths = 0;
               ones = carry;
            //to find the ones
        end
endmodule
```

## bcd\_to\_7seg.v

```
module bcd_to_7seg (
        input wire [3:0] BCD,
        output reg [7:0] s
    always @ (BCD) begin
        case (BCD)
                4'd0: s = 8'b11000000;
                4'd1: s = 8'b11111001;
                4'd2: s = 8'b10100100;
                4'd3: s = 8'b10110000;
                4'd4: s = 8'b10011001;
                4'd5: s = 8'b10010010;
                4'd6: s = 8'b10000010;
                4'd7: s = 8'b11111000;
                4'd8: s = 8'b10000000;
                4'd9: s = 8'b10010000;
             default: s = 8'b01111111;
        endcase
    end
endmodule
```

### led mux.v

```
module led mux (
        input wire
                          clk,
        input wire
                          rst,
        input wire [7:0] LED3,
        input wire [7:0] LED2,
        input wire [7:0] LED1,
        input wire [7:0] LED0,
        output wire [3:0] LEDSEL,
        output wire [7:0] LEDOUT
   );
   reg [1:0] index;
   reg [11:0] led ctrl;
   assign {LEDSEL, LEDOUT} = led ctrl;
    always @ (posedge clk) index <= (rst) ? 2'b0 : (index + 2'd1);
    always @ (index, LED0, LED1, LED2, LED3) begin
        case (index)
               2'd0: led ctrl <= {4'b1110, LED0};
               2'd1: led ctrl <= {4'b1101, LED1};
               2'd2: led ctrl <= {4'b1011, LED2};
               2'd3: led ctrl <= {4'b0111, LED3};
            default: led_ctrl <= {4'b1111, 8'hFF};</pre>
        endcase
    end
endmodule
```

#### multiplier constrain.xdc

```
set property -dict {PACKAGE PIN R2 IOSTANDARD LVCMOS33} [get ports {B[3]}];
# input LED
set property -dict {PACKAGE PIN U16 IOSTANDARD LVCMOS33} [get_ports {A_out[0]}];
set property -dict {PACKAGE PIN E19 IOSTANDARD LVCMOS33} [get ports {A out[1]}];
set property -dict {PACKAGE PIN U19 IOSTANDARD LVCMOS33} [get ports {A out[2]}];
set property -dict {PACKAGE PIN V19 IOSTANDARD LVCMOS33} [get ports {A out[3]}];
set property -dict {PACKAGE PIN P3 IOSTANDARD LVCMOS33} [get ports {B out[0]}];
set property -dict {PACKAGE PIN N3 IOSTANDARD LVCMOS33} [get ports {B out[1]}];
set property -dict {PACKAGE PIN P1 IOSTANDARD LVCMOS33} [get ports {B out[2]}];
set property -dict {PACKAGE PIN L1 IOSTANDARD LVCMOS33} [get ports {B out[3]}];
set property -dict {PACKAGE PIN V13 IOSTANDARD LVCMOS33} [get ports {rst out}];
set property -dict {PACKAGE PIN V14 IOSTANDARD LVCMOS33} [get ports {en out}];
#clock button
set property -dict {PACKAGE PIN T17 IOSTANDARD LVCMOS33} [get ports {clock}];
#reset s?itch
#set property -dict {PACKAGE PIN U18 IOSTANDARD LVCMOS33} [get ports {rst}]; # Center
set property -dict {PACKAGE PIN V2 IOSTANDARD LVCMOS33} [get ports {rst}];
set property -dict {PACKAGE PIN W13 IOSTANDARD LVCMOS33} [get ports {en}];
#LED selection
set property -dict {PACKAGE PIN U2 IOSTANDARD LVCMOS33} [get ports {LEDSEL[0]]]; # ANO
set property -dict {PACKAGE PIN U4 IOSTANDARD LVCMOS33} [get ports {LEDSEL[1]}]; # AN1
set property -dict {PACKAGE PIN V4 IOSTANDARD LVCMOS33} [get ports {LEDSEL[2]}]; # AN2
set property -dict {PACKAGE PIN W4 IOSTANDARD LVCMOS33} [get ports {LEDSEL[3]}]; # AN3
#LED output
set property -dict {PACKAGE PIN W7 IOSTANDARD LVCMOS33} [get ports {LEDOUT[0]}]; # CA
set property -dict {PACKAGE PIN W6 IOSTANDARD LVCMOS33} [get ports {LEDOUT[1]}]; # CB
set property -dict {PACKAGE PIN U8 IOSTANDARD LVCMOS33} [get ports {LEDOUT[2]}]; # CC
set property -dict {PACKAGE PIN V8 IOSTANDARD LVCMOS33} [get ports {LEDOUT[3]}]; # CD
set property -dict {PACKAGE PIN U5 IOSTANDARD LVCMOS33} [get ports {LEDOUT[4]}]; # CE
set property -dict {PACKAGE PIN V5 IOSTANDARD LVCMOS33} [get ports {LEDOUT[5]}]; # CF
set property -dict {PACKAGE PIN U7 IOSTANDARD LVCMOS33} [get ports {LEDOUT[6]}]; # CG
set property -dict {PACKAGE PIN V7 IOSTANDARD LVCMOS33} [get ports {LEDOUT[7]}]; # DP
```

## unsigned\_integer\_multiplier\_tb.v

```
module unsigned_integer_multiplier_tb;
  reg [3:0] A_tb;
  reg [3:0] B_tb;
  reg clk_tb;
  reg reset_tb;
  reg en_tb;
  wire [7:0] P_tb;
```

```
integer i,j, errors;
    reg[7:0] P expected;
          unsigned_integer_multiplier DUT(.A(A_tb), .B(B_tb), .P(P_tb),
.Clk(clk_tb), .Reset(reset_tb), .En(en_tb));
    initial begin
        errors = 0;
        en tb =1;
        reset_tb = 1;// start with new input
        clk tb = 0;
        #5
       reset tb = 0;
       for(i=0; i< 16; i=i+1)
       begin
            A tb = i;
            for(j=0; j< 16; j=j+1)
            begin
               B_tb = j;
                clk_tb = !clk_tb;#5
               clk_tb = !clk_tb;#5
               clk tb = !clk tb;#5
               clk_tb = !clk_tb;#5
               clk_tb = !clk_tb;#5
               clk tb = !clk tb;
                P expected = A tb*B tb;
                #5;
               if(P_tb != P_expected)
               begin
                     $display("Failed when A=%b, B=%b, the P expected is %d,
but the actual value P is %d",
                                A_tb, B_tb, P_expected, P_tb);
                    errors = errors+1;
                end
            end
        if(!errors) $display("Test finished with %0d errors", errors);
    #10 $finish;
    end
endmodule
```